14.6.13 DTCM Fault Injection Pointer Register

Note:
  1. Writes to any registers while SYNCBUSY.SWRST is asserted will produce a bus error.
Table 14-15. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: DFLTPTR
Offset: 0x0030
Reset: 0x00000000
Property: PAC Write Protection, Enable-Protected

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
  FLT2PTR[6:0] 
Access RRRRRRR 
Reset 0000000 
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
  FLT1PTR[6:0] 
Access RRRRRRR 
Reset 0000000 

Bits 22:16 – FLT2PTR[6:0] ECC Fault injection Bit position pointer (for double bit error)

0000000 = Fault injection (bit inversion) occurs on bit 0 of ECC bit order

0000001 = Fault injection (bit inversion) occurs on bit 1 of ECC bit order

*

*

1000111= Fault injection (bit inversion) occurs on bit 38 of ECC bit order

1001000 to 1111111 = No fault injection occurs for bit positions 39-63

Bits 6:0 – FLT1PTR[6:0] ECC Fault injection Bit position pointer (for single/double bit error)

0000000 = Fault injection (bit inversion) occurs on bit 0 of ECC bit order

0000001 = Fault injection (bit inversion) occurs on bit 1 of ECC bit order

*

*

1000111= Fault injection (bit inversion) occurs on bit 38 of ECC bit order

1001000 to 1111111 = No fault injection occurs for bit positions 39-63