14.6.16 DnTCM Fault Parity Register, n = 0,1

Note:
  1. Writes to this read-only register will produce a bus error.
Table 14-18. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: DFLTPARn
Offset: 0x3C + n*0x10 [n=0..1]
Reset: 0x00000000
Property: -

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
        SECIN[8] 
Access R 
Reset 0 
Bit 76543210 
 SECIN[7:0] 
Access RRRRRRRR 
Reset 00000000 

Bits 8:0 – SECIN[8:0] Single Error Parity Bits from DnTCM, n = 0 or 1

For Writes SECIN is always zero.

For Reads SECIN is the Single Error Parity bits read from memory.