14.6.9 ITCM Fault Injection Address Register

Note:
  1. Writes to any registers while SYNCBUSY.SWRST is asserted will produce a bus error.
Table 14-11. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: IFLTADR
Offset: 0x0020
Reset: 0x00000000
Property: PAC Write Protection, Enable-Protected

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
        IFLTADR[16] 
Access R/W 
Reset 0 
Bit 15141312111098 
 IFLTADR[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 IFLTADR[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 16:0 – IFLTADR[16:0] Instruction ITCM ECC Fault Injection,Address Match Compare

Note: IFLTADR[2:0] are read-only, with fixed value of zero so that the byte address represented by IFLTADR[16:0] is word aligned.