36.7 I/O Pins

Table 36-7. I/O Pin Specifications
SymbolDescriptionMin.Typ.✝ Max.UnitConditions
Input Low Voltage
VILI/O PORT:
  • With Schmitt Trigger buffer
0.2×VDDVINLVL = 0
  • With TTL levels
0.8V

VDD > 2.7V

INLVL = 1

RESET Pin0.2 × VDDV
Input High Voltage
VIHI/O PORT:
  • With Schmitt Trigger buffer
0.8 × VDDVPINnCTRL.INLVL = 0x00
  • TTL level
> 2.0VPINnCTRL.INLVL = 0x01 VDD > 2.7V
RESET pin0.8 × VDDV
Input Leakage Current(2)
IILI/O PORTS(2)< 50nAGND ≤ VPIN ≤ VDD,

pin at high-impedance, TA= 85°C

RESET pin(2)< 50nAGND ≤ VPIN ≤ VDD,

pin at high-impedance, TA= 85°C

Pull-up Resistance
RP32
Output Low Voltage
VOLStandard I/O ports0.4VIOL = -6 mA, VDD = 3.0V
Output High Voltage
VOHStandard I/O ports2.6VIOH = 6 mA, VDD = 3.0V
I/O Slew Rate
Rising slew rate45nsPORTCTRL.SRL = 0x01
22nsPORTCTRL.SRL = 0x00
Falling slew rate30nsPORTCTRL.SRL = 0x01
16nsPORTCTRL.SRL = 0x00
Pin Capacitance
CIOAll I/O pins5pF

Unless otherwise specified, data in the “Typ.” column is at TA = 25°C and VDD = 3.0V. These parameters are not tested and are for design guidance only.

Note:
  1. The negative current is defined as the current sourced by the pin.
  2. The leakage current on the RESET pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. A higher leakage current may occur at different input voltages.