23.9.11 Peripheral Clock Generator 4

The CFGPCLKGEN4 dictates the peripheral clock selection described in the Clock and Reset Unit chapter. See Clock and Reset Unit (CRU) from Related Links.

There is no Flash location for this register because the purpose of this register is to provide an application-based peripheral clocking selection. This is best handled in the application software drivers.

Name: CFGPCLKGEN4
Offset: 0xB0
Reset: 0x00000000
Property: -

Bit 3130292827262524 
 CAN1CDCAN1CSEL[2:0]CAN0CDCAN0SEL[2:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 2322212019181716 
 TC89CDTC89CSEL[2:0]TC67CDTC67CSEL[2:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 TC45CDTC45CSEL[2:0]TC23CDTC23CSEL[2:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 TC1CDTC1CSEL[2:0]TC0CDTC0CSEL[2:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bit 31 – CAN1CD CAN1 Clock Enable

Note: This field is only writable when CFGCON0.PGLOCK is ‘0’.
ValueDescription
0 Clock is disabled
1 Clock is enabled

Bits 30:28 – CAN1CSEL[2:0] CAN1 Clock Selection

Note: This field is only writable when CFGCON0.PGLOCK is ‘0’.
ValueDescription
0 No clock is selected
1-6 REFO1-6 clock is selected
7 Low power clock is selected

Bit 27 – CAN0CD CAN0 Clock Enable

Note: This field is only writable when CFGCON0.PGLOCK is ‘0’.
ValueDescription
0 Clock is disabled
1 Clock is enabled

Bits 26:24 – CAN0SEL[2:0] CAN0 Clock Selection

Note: This field is only writable when CFGCON0.PGLOCK is ‘0’.
ValueDescription
0 No clock is selected
1-6 REFO1-6 clock is selected
7 Low power clock is selected

Bit 23 – TC89CD TC8 and TC9 Peripheral Clock Enable

Note: This field is only writable when CFGCON0.PGLOCK is ‘0’.
ValueDescription
0 Clock is disabled
1 Clock is enabled

Bits 22:20 – TC89CSEL[2:0] TC8 and TC9 Clock Selection

Note: This field is only writable when CFGCON0.PGLOCK is ‘0’.
ValueDescription
0 No clock is selected
1-6 REFO1-6 clock is selected
7 Low power clock is selected

Bit 19 – TC67CD TC6 and TC7 Peripheral Clock Enable

Note: This field is only writable when CFGCON0.PGLOCK is ‘0’.
ValueDescription
0Clock is disabled
1Clock is enabled

Bits 18:16 – TC67CSEL[2:0] TC6 and TC7 Clock Selection

Note: This field is only writable when CFGCON0.PGLOCK is ‘0’.
ValueDescription
0No clock is selected
1-6REFO1-6 clock is selected
7Low power clock is selected

Bit 15 – TC45CD TC4 and TC5 Clock Enable

Note: This field is only writable when CFGCON0.PGLOCK is ‘0’.
ValueDescription
0Clock is disabled
1Clock is enabled

Bits 14:12 – TC45CSEL[2:0] TC4 and TC5 Clock Selection

Note: This field is only writable when CFGCON0.PGLOCK is ‘0’.
ValueDescription
0No clock is selected
1-6REFO1-6 clock is selected
7Low power clock is selected

Bit 11 – TC23CD TC2 and TC3 Clock Enable

Note: This field is only writable when CFGCON0.PGLOCK is ‘0’.
ValueDescription
0Clock is disabled
1Clock is enabled

Bits 10:8 – TC23CSEL[2:0] TC2 and TC3 Clock Selection

Note: This field is only writable when CFGCON0.PGLOCK is ‘0’.
ValueDescription
0No clock is selected
1-6REFO1-6 clock is selected
7Low power clock is selected

Bit 7 – TC1CD TC1 Clock Enable

Note: This field is only writable when CFGCON0.PGLOCK is ‘0’.
ValueDescription
0Clock is disabled
1Clock is enabled

Bits 6:4 – TC1CSEL[2:0] TC1 Clock Selection

Note: This field is only writable when CFGCON0.PGLOCK is ‘0’.
ValueDescription
0No clock is selected
1-6REFO1-6 clock is selected
7Low power clock is selected

Bit 3 – TC0CD TC0 Clock Enable

Note: This field is only writable when CFGCON0.PGLOCK is ‘0’.
ValueDescription
0Clock is disabled
1Clock is enabled

Bits 2:0 – TC0CSEL[2:0] TC0 Clock Selection

Note: This field is only writable when CFGCON0.PGLOCK is ‘0’.
ValueDescription
0No clock is selected
1-6REFO1-6 is clock selected
7Low power clock is selected