48.10.35 SDMMC Capabilities 1 Register

Note: The reset values match the capabilities of the MPU alone. The user should adjust the capability registers so that they also match the board design. Modify preset values only if the Capabilities Write Enable (CAPWREN) bit is set to 1 in SDMMC_CACR.
Name: SDMMC_CA1R
Offset: 0x44
Reset: 0x00010070
Property: Read/Write

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
 CLKMULT[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000001 
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
  DRVDSUPDRVCSUPDRVASUP DDR50SUPSDR104SUPSDR50SUP 
Access R/WR/WR/WR/WR/WR/W 
Reset 111000 

Bits 23:16 – CLKMULT[7:0] Clock Multiplier

This field indicates the multiplier factor between the Base Clock (BASECLK) used for the Divided Clock Mode and the Multiplied Clock (MULTCLK) used for the Programmable Clock mode (see SDMMC_CCR).

Reading this field to 0 means that the Programmable Clock mode is not supported.

f MULTCLK = f BASECLK × CLKMULT + 1

Bit 6 – DRVDSUP Driver Type D Support

ValueDescription
0

Driver type D is not supported.

1

Driver type D is supported.

Bit 5 – DRVCSUP Driver Type C Support

ValueDescription
0

Driver type C is not supported.

1

Driver type C is supported.

Bit 4 – DRVASUP Driver Type A Support

ValueDescription
0

Driver type A is not supported.

1

Driver type A is supported.

Bit 2 – DDR50SUP DDR50 Support

ValueDescription
0

DDR50 mode is not supported.

1

DDR50 mode is supported.

Bit 1 – SDR104SUP SDR104 Support

ValueDescription
0

SDR104 mode is not supported.

1

SDR104 mode is supported.

Bit 0 – SDR50SUP SDR50 Support

ValueDescription
0

SDR50 mode is not supported.

1

SDR50 mode is supported.