5.6.7 CSI D-PHY Stop State Register

Name: CSI_PHY_STOPSTATE
Offset: 0x4C
Reset: 0x00000000
Property: Read-only

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
        PHY_STOPSTATECLK 
Access R 
Reset 0 
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
     PHY_STOPSTADATA_3PHY_STOPSTADATA_2PHY_STOPSTADATA_1PHY_STOPSTADATA_0 
Access RRRR 
Reset 0000 

Bit 16 – PHY_STOPSTATECLK Clock Lane Stop State Status

ValueDescription
0Clock lane module is not in Stop state.
1Clock lane module is in Stop state.

Bit 3 – PHY_STOPSTADATA_3 Data Lane 3 Stop State Status

ValueDescription
0Data lane 3 module is not in Stop state.
1Data lane 3 module has entered Stop state.

Bit 2 – PHY_STOPSTADATA_2 Data Lane 2 Stop State Status

ValueDescription
0Data lane 2 module is not in Stop state.
1Data lane 2 module has entered Stop state.

Bit 1 – PHY_STOPSTADATA_1 Data Lane 1 Stop State Status

ValueDescription
0Data lane 1 module is not in Stop state.
1Data lane 1 module has entered Stop state.

Bit 0 – PHY_STOPSTADATA_0 Data Lane 0 Stop State Status

ValueDescription
0Data lane 0 module is not in Stop state.
1Data lane 0 module has entered Stop state.