30.10.21 MIF Data Write Enable 2 Register

Table 30-45. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: MDWE2
Offset: 0x4D8
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
 MASK[95:88]  
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 2322212019181716 
 MASK[87:80]  
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 MASK[79:72]  
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 MASK[71:64]  
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 31:0 – MASK[95:64] Bitwise Write Enable for CTR Data - bits[95:64]

MASK[n] = 1 indicates that CTR data [n] is enabled.