30.10.22 MIF Data Write Enable 3 Register

Table 30-46. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: MDWE3
Offset: 0x4DC
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
 MASK[127:120]  
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 2322212019181716 
 MASK[119:112]  
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 MASK[111:104]  
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 MASK[103:96]  
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 31:0 – MASK[127:96]  Bitwise Write Enable for CTR Data - Bits[127:96]

MASK[n] = 1 indicates that CTR data [n] is enabled.