30.10.20 MIF Data Write Enable 1 Register

Table 30-44. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: MDWE1
Offset: 0x4D4
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
 MASK[63:56]  
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 2322212019181716 
 MASK[55:48]  
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 MASK[47:40]  
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 MASK[39:32]  
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 31:0 – MASK[63:32] Bitwise Write Enable for CTR Data - bits[63:32]

MASK[n] = 1 indicates that CTR data [n] is enabled.