35.9.24 XDMAC Channel x Next Descriptor Address Register [x = 0..6]

Name: XDMAC_CNDA
Offset: 0x68 + n*0x40 [n=0..6]
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
 NDA[29:22] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 2322212019181716 
 NDA[21:14] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 NDA[13:6] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 NDA[5:0] NDAIF 
Access R/WR/WR/WR/WR/WR/WR/W 
Reset 0000000 

Bits 31:2 – NDA[29:0] Channel x Next Descriptor Address

The 30-bit width of the NDA field represents the next descriptor address range 31:2. The descriptor is word-aligned and the two least significant register bits 1:0 are ignored.

Bit 0 – NDAIF Channel x Next Descriptor Interface

ValueDescription
0 The channel descriptor is retrieved through system interface 0.
1 The channel descriptor is retrieved through system interface 1.