46.5.2 Tamper Key n Registers

Table 46-3. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: TAMPER_KEYn
Offset: 0x0100 + n*0x04 [n=0..15]
Reset: 0x00000000
Property: Write-Protected, Enable-Protected

Bit 3130292827262524 
 TAMPERKEY[31:24] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 2322212019181716 
 TAMPERKEY[23:16] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 TAMPERKEY[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 TAMPERKEY[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 31:0 – TAMPERKEY[31:0] Tamper Key Value

One of Sixteen 32-bit backup domain registers that are erased (cleared) on level 5 or above tamper events. The tamper key registers are cleared on a Power-on Reset (POR), and they are not cleared on other resets.

Note:
  1. These TAMPER registers are reset only on a POR.