41.3.3.7.1 Single Conversion

The figure below shows the timing diagram for the ADC when running in Single 8- or 10-bit mode.

Figure 41-3. Timing Diagram - Single Conversion
Note:
  1. In Single 8-bit mode, the length of the Conversion state is eight CLK_ADC cycles. In all other modes, it is ten cycles.
  2. The time from the conversion has finished to the outputs are available in the registers is 0.5 CLK_ADC cycles followed by one CLK_MAIN cycle. With a minimum prescaler of two, this sums up to the maximum of one CLK_ADC cycle.
  3. If the Low Latency (LOWLAT) bit is set to ‘1’ in the Control A (ADCn.CTRLA) register, the analog modules in the ADC will not turn OFF at the end of the conversion, which will eliminate the initialization time when triggering the following conversion.

The total conversion time for a single result is calculated by:

t c o n v (10-bit) = t i n i t i a l i z a t i o n + SAMPDUR + ½ + 10 + 1 f CLK_ADC
t c o n v (8-bit) = t i n i t i a l i z a t i o n + SAMPDUR+ ½ + 8 + 1 f CLK_ADC

If the Free-Running (FREERUN) bit is set to ‘1’ in the Control F (ADCn.CTRLF) register, a new conversion will be started immediately after a result is available in the Result (ADCn.RESULT) register. The Free-Running conversion rate (fconv) is calculated by:

f conv (10-bit) = f CLK_ADC SAMPDUR+ ½ + 10 + 1
f conv (8-bit) = f CLK_ADC SAMPDUR+ ½ + 8 + 1