4.17.18.30 PMC Peripheral Clock Status Register 0

The following configuration values are valid for all listed bit names of this register:

0: The corresponding peripheral clock is disabled.

1: The corresponding peripheral clock is enabled.

Name: PMC_CSR0
Offset: 0x00A0
Reset: 0x00000000
Property: Read-only

“PIDx” refers to identifiers as defined in the table “Peripheral Identifiers”.

Bit 3130292827262524 
  PID30PID29 PID27PID26 PID24 
Access RRRRR 
Reset 00000 
Bit 2322212019181716 
 PID23PID22PID21PID20 PID18   
Access RRRRR 
Reset 00000 
Bit 15141312111098 
 PID15    PID10   
Access RR 
Reset 00 
Bit 76543210 
          
Access  
Reset  

Bits 29, 30 – PIDx Peripheral Clock x Status

Bits 26, 27 – PIDx Peripheral Clock x Status

Bits 20, 21, 22, 23, 24 – PIDx Peripheral Clock x Status

Bit 18 – PIDx Peripheral Clock x Status

Bit 15 – PIDx Peripheral Clock x Status

Bit 10 – PIDx Peripheral Clock x Status