4.17.18.30 PMC Peripheral Clock Status Register 0
The following configuration values are valid for all listed bit names of this
register:
0: The corresponding peripheral clock is disabled.
1: The corresponding peripheral clock is enabled.
| Name: | PMC_CSR0 |
| Offset: | 0x00A0 |
| Reset: | 0x00000000 |
| Property: | Read-only |
“PIDx” refers to
identifiers as defined in the table “Peripheral Identifiers”.
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| | | PID30 | PID29 | | PID27 | PID26 | | PID24 | |
| Access | | R | R | | R | R | | R | |
| Reset | | 0 | 0 | | 0 | 0 | | 0 | |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| | PID23 | PID22 | PID21 | PID20 | | PID18 | | | |
| Access | R | R | R | R | | R | | | |
| Reset | 0 | 0 | 0 | 0 | | 0 | | | |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| | PID15 | | | | | PID10 | | | |
| Access | R | | | | | R | | | |
| Reset | 0 | | | | | 0 | | | |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| | | | | | | | | | |
| Access | | | | | | | | | |
| Reset | | | | | | | | | |
Bits 29, 30 – PIDx Peripheral Clock x Status
Bits 26, 27 – PIDx Peripheral Clock x Status
Bits 20, 21, 22, 23, 24 – PIDx Peripheral Clock x Status
Bit 18 – PIDx Peripheral Clock x Status
Bit 15 – PIDx Peripheral Clock x Status
Bit 10 – PIDx Peripheral Clock x Status