4.17.18.33 PMC Peripheral Clock Status Register 3
The following configuration values are valid for all listed bit names of
this register:
0: The corresponding peripheral clock is disabled.
1: The corresponding peripheral clock is enabled.
| Name: | PMC_CSR3 |
| Offset: | 0x00AC |
| Reset: | 0x00000000 |
| Property: | Read-only |
“PIDx” refers to
identifiers as defined in the table “Peripheral Identifiers”.
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| | | | | | | | | | |
| Access | | | | | | | | | |
| Reset | | | | | | | | | |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| | | | | | | | | | |
| Access | | | | | | | | | |
| Reset | | | | | | | | | |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| | | | | | | | PID105 | PID104 | |
| Access | | | | | | | R | R | |
| Reset | | | | | | | 0 | 0 | |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| | PID103 | PID102 | PID101 | PID100 | PID99 | | | | |
| Access | R | R | R | R | R | | | | |
| Reset | 0 | 0 | 0 | 0 | 0 | | | | |
Bits 3, 4, 5, 6, 7, 8, 9 – PIDx Peripheral Clock x Status