4.17.18.35 PMC Generic Clock Status Register 1
The following configuration values are valid for all listed bit names of this
register:
0: The corresponding generic clock is disabled.
1: The corresponding generic clock is enabled.
| Name: | PMC_GCSR1 |
| Offset: | 0x00C4 |
| Reset: | 0x00000000 |
| Property: | Read-only |
“PIDx” refers to
identifiers as defined in the table “Peripheral Identifiers".
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| | | GPID62 | GPID61 | GPID60 | GPID59 | GPID58 | | GPID56 | |
| Access | | R | R | R | R | R | | R | |
| Reset | | 0 | 0 | 0 | 0 | 0 | | 0 | |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| | GPID55 | GPID54 | | | | GPID50 | GPID49 | | |
| Access | R | R | | | | R | R | | |
| Reset | 0 | 0 | | | | 0 | 0 | | |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| | GPID47 | GPID46 | GPID45 | GPID44 | GPID43 | GPID42 | GPID41 | GPID40 | |
| Access | R | R | R | R | R | R | R | R | |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| | GPID39 | GPID38 | GPID37 | GPID36 | GPID35 | GPID34 | | | |
| Access | R | R | R | R | R | R | | | |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | | | |
Bits 26, 27, 28, 29, 30 – GPIDx Generic Clock x Status
Bits 22, 23, 24 – GPIDx Generic Clock x Status
Bits 17, 18 – GPIDx Generic Clock x Status
Bits 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 – GPIDx Generic Clock x Status