31.5.20 HSM NVM Interrupt Enable Clear REGISTER

Name: HSMINTENCLR
Offset: 0xa0
Reset: 0x00000000
Property: R/K

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
   WRERRRSTERR   HTDPGM 
Access R/KR/KR/K 
Reset 000 
Bit 76543210 
 SECERROPERRWPERRBUSERRFIFOERRCFGERRKEYERRDONE 
Access R/KR/KR/KR/KR/KR/KR/KR/K 
Reset 00000000 

Bit 13 – WRERR Note: This register can only be modified when the initiator is HSM.

Writing a '0' to this bit has no effect.

Writing a 1 to this bit will disable the Write Error as an interrupt request.

Reading this bit returns whether this interrupt is enabled (=1 > enabled).

Note: This field can only be modified when STATUS.BUSY = 0, and the initiator is the HSM.
ValueNameDescription
1 Interrupt Enabled
0 Interrupt Disabled

Bit 12 – RSTERR Note: This field can only be modified when the initiator is HSM.

Writing a '0' to this bit has no effect.

Writing a 1 to this bit will disable the Reset or Brown Out Detect Error as an interrupt request.

Reading this bit returns whether this interrupt is enabled (=1 > enabled).

Note: This field can only be modified when STATUS.BUSY = 0, and the initiator is the HSM.
ValueNameDescription
1 Interrupt Enabled
0 Interrupt Disabled

Bit 8 – HTDPGM Note: This register can only be modified when the initiator is HSM.

ValueNameDescription
1 Interrupt Enabled
0 Interrupt Disabled

Bit 7 – SECERR Note: This register can only be modified when the initiator is HSM

Writing a '0' to this bit has no effect.

Writing a 1 to this bit will disable the Security Violation Error as an interrupt request.

Reading this bit returns whether this interrupt is enabled (=1 > enabled).

Note: This field can only be modified when STATUS.BUSY = 0, and the initiator is the HSM.
ValueNameDescription
1 Interrupt Enabled
0 Interrupt Disabled

Bit 6 – OPERR Note: This register can only be modified when the initiator is HSM

Writing a '0' to this bit has no effect.

Writing a 1 to this bit will disable the NVMOP Error as an interrupt request.

Reading this bit returns whether this interrupt is enabled (=1 > enabled).

Note: This field can only be modified when STATUS.BUSY = 0, and the initiator is the HSM.
ValueNameDescription
1 Interrupt Enabled
0 Interrupt Disabled

Bit 5 – WPERR Note: This register can only be modified when the initiator is HSM

Writing a '0' to this bit has no effect.

Writing a 1 to this bit will disable the Write Protection Error as an interrupt request.

Reading this bit returns whether this interrupt is enabled (=1 > enabled).

Note: This field can only be modified when STATUS.BUSY = 0, and the initiator is the HSM.
ValueNameDescription
1 Interrupt Enabled
0 Interrupt Disabled

Bit 4 – BUSERR Note: This register can only be modified when the initiator is HSM

Writing a '0' to this bit has no effect.

Writing a 1 to this bit will disable the AHB Bus Error During Row Write as an interrupt request.

Reading this bit returns whether this interrupt is enabled (=1 > enabled).

Note: This field can only be modified when STATUS.BUSY = 0, and the initiator is the HSM.
ValueNameDescription
1 Interrupt Enabled
0 Interrupt Disabled

Bit 3 – FIFOERR Note: This register can only be modified when the initiator is HSM

Writing a '0' to this bit has no effect.

Writing a 1 to this bit will disable the FIFO Underrun During Row Write as an interrupt request.

Reading this bit returns whether this interrupt is enabled (=1 > enabled).

Note: This field can only be modified when STATUS.BUSY = 0, and the initiator is the HSM.
ValueNameDescription
1 Interrupt Enabled
0 Interrupt Disabled

Bit 2 – CFGERR Note: This register can only be modified when the initiator is HSM

Writing a '0' to this bit has no effect.

Writing a 1 to this bit will disable the Configuration Error as an interrupt request.

Reading this bit returns whether this interrupt is enabled (=1 > enabled).

Note: This field can only be modified when STATUS.BUSY = 0, and the initiator is the HSM.
ValueNameDescription
1 Interrupt Enabled
0 Interrupt Disabled

Bit 1 – KEYERR Note: This register can only be modified when the initiator is HSM

Writing a '0' to this bit has no effect.

Writing a 1 to this bit will disable the Key Error as an interrupt request.

Reading this bit returns whether this interrupt is enabled (=1 > enabled).

Note: This field can only be modified when STATUS.BUSY = 0, and the initiator is the HSM.
ValueNameDescription
1 Interrupt Enabled
0 Interrupt Disabled

Bit 0 – DONE Note: This register can only be modified when the initiator is HSM

Writing a '0' to this bit has no effect.

Writing a 1 to this bit will disable the NVM Operation Done as an interrupt request.

Reading this bit returns whether this interrupt is enabled (=1 > enabled).

Note: This field can only be modified when STATUS.BUSY = 0, and the initiator is the HSM.
ValueNameDescription
1 Interrupt Enabled
0 Interrupt Disabled