31.5.21 HSM NVM Interrupt Enable Set REGISTER
| Name: | HSMINTENSET |
| Offset: | 0xa4 |
| Reset: | 0x00000000 |
| Property: | R/S |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| Access | |||||||||
| Reset |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| Access | |||||||||
| Reset |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| WRERR | RSTERR | HTDPGM | |||||||
| Access | R/S | R/S | R/S | ||||||
| Reset | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| SECERR | OPERR | WPERR | BUSERR | FIFOERR | CFGERR | KEYERR | DONE | ||
| Access | R/S | R/S | R/S | R/S | R/S | R/S | R/S | R/S | |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
Bit 13 – WRERR Note: This register can only be modified when the initiator is HSM
Writing a '0' to this bit has no effect.
Writing a 1 to this bit will enable the Write Error as an interrupt request.
Reading this bit returns whether this interrupt is enabled (=1 > enabled).
| Value | Name | Description |
|---|---|---|
| 1 | Interrupt Enabled | |
| 0 | Interrupt Disabled |
Bit 12 – RSTERR Note: This register can only be modified when the initiator is HSM
Writing a '0' to this bit has no effect.
Writing a 1 to this bit will enable the Reset or Brown Out Detect Error as an interrupt request.
Reading this bit returns whether this interrupt is enabled (=1 > enabled).
| Value | Name | Description |
|---|---|---|
| 1 | Interrupt Enabled | |
| 0 | Interrupt Disabled |
Bit 8 – HTDPGM Note: This register can only be modified when the initiator is HSM
| Value | Name | Description |
|---|---|---|
| 1 | Interrupt Enabled | |
| 0 | Interrupt Disabled |
Bit 7 – SECERR Note: This register can only be modified when the initiator is HSM
Writing a '0' to this bit has no effect.
Writing a 1 to this bit will enable the Security Violation Error as an interrupt request.
Reading this bit returns whether this interrupt is enabled (=1 > enabled).
| Value | Name | Description |
|---|---|---|
| 1 | Interrupt Enabled | |
| 0 | Interrupt Disabled |
Bit 6 – OPERR Note: This register can only be modified when the initiator is HSM
Writing a '0' to this bit has no effect.
Writing a 1 to this bit will enable the NVMOP Error as an interrupt request.
Reading this bit returns whether this interrupt is enabled (=1 > enabled).
| Value | Name | Description |
|---|---|---|
| 1 | Interrupt Enabled | |
| 0 | Interrupt Disabled |
Bit 5 – WPERR Note: This register can only be modified when the initiator is HSM
Writing a '0' to this bit has no effect.
Writing a 1 to this bit will enable the Write Protection Error as an interrupt request.
Reading this bit returns whether this interrupt is enabled (=1 > enabled).
| Value | Name | Description |
|---|---|---|
| 1 | Interrupt Enabled | |
| 0 | Interrupt Disabled |
Bit 4 – BUSERR Note: This register can only be modified when the initiator is HSM
Writing a '0' to this bit has no effect.
Writing a 1 to this bit will enable the AHB Bus Error During Row Write as an interrupt request.
Reading this bit returns whether this interrupt is enabled (=1 > enabled).
| Value | Name | Description |
|---|---|---|
| 1 | Interrupt Enabled | |
| 0 | Interrupt Disabled |
Bit 3 – FIFOERR Note: This register can only be modified when the initiator is HSM
Writing a '0' to this bit has no effect.
Writing a 1 to this bit will enable the FIFO Underrun During Row Write as an interrupt request.
Reading this bit returns whether this interrupt is enabled (=1 > enabled).
| Value | Name | Description |
|---|---|---|
| 1 | Interrupt Enabled | |
| 0 | Interrupt Disabled |
Bit 2 – CFGERR Note: This register can only be modified when the initiator is HSM
Writing a '0' to this bit has no effect.
Writing a 1 to this bit will enable the Configuration Error as an interrupt request.
Reading this bit returns whether this interrupt is enabled (=1 > enabled).
| Value | Name | Description |
|---|---|---|
| 1 | Interrupt Enabled | |
| 0 | Interrupt Disabled |
Bit 1 – KEYERR Note: This register can only be modified when the initiator is HSM
Writing a '0' to this bit has no effect.
Writing a 1 to this bit will enable the Key Error as an interrupt request.
Reading this bit returns whether this interrupt is enabled (=1 > enabled).
| Value | Name | Description |
|---|---|---|
| 1 | Interrupt Enabled | |
| 0 | Interrupt Disabled |
Bit 0 – DONE Note: This register can only be modified when the initiator is HSM
Writing a '0' to this bit has no effect.
Writing a 1 to this bit will enable the NVM Operation Done as an interrupt request.
Reading this bit returns whether this interrupt is enabled (=1 > enabled).
| Value | Name | Description |
|---|---|---|
| 1 | Interrupt Enabled | |
| 0 | Interrupt Disabled |
