29.3.4 PTG Timer0 Limit Register

Table 29-10. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Gray cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
CWrite to clearSSoftware settable bitxChannel number
Note:
  1. These bits are read-only when the module is executing step commands.
  2. The value read from these register bits depends on the PTGIVIS bit (PTGCON[8]). Refer to Control Register Access for more information.
Name: PTGT0LIM
Offset: 0x350C

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
 PTGT0LIM[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 PTGT0LIM[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 15:0 – PTGT0LIM[15:0]  PTG Timer0 Limit Register bits(1,2)

General purpose Timer0 Limit register.