21.2.3 CLCx Input MUX Select Register

Note:
  1. Valid only when SPI is used on PPS.
Name: CLCxSEL
Offset: 0x0C4, 0x0D0, 0x0DC, 0x0E8

Bit 15141312111098 
  DS4[2:0] DS3[2:0] 
Access R/WR/WR/WR/WR/WR/W 
Reset 000000 
Bit 76543210 
  DS2[2:0] DS1[2:0] 
Access R/WR/WR/WR/WR/WR/W 
Reset 000000 

Bits 14:12 – DS4[2:0] Data Selection MUX 4 Signal Selection bits

ValueDescription
111 SCCP3 auxiliary out
110 SCCP1 auxiliary out
101 CLCIND RP pin
100 Reserved
011

SPI1 Input (SDI)(1)

010 Reserved
001 CLC2 output
000 PWM Event A

Bits 10:8 – DS3[2:0] Data Selection MUX 3 Signal Selection bits

ValueDescription
111 SCCP4 OC output
110 SCCP3 OC output
101 CLC4 out
100 UART1 RX
011 SPI1 Output (SDO)(1)
010 Reserved
001 CLC1 output
000 CLCINC I/O pin

Bits 6:4 – DS2[2:0] Data Selection MUX 2 Signal Selection bits

ValueDescription
111 SCCP2 OC output
110 SCCP1 OC output
101 SCCP2 trigger
100 SCCP1 trigger
011 UART1 TX
010 Comparator 1 output
001 Reserved
000 CLCINB I/O pin

Bits 2:0 – DS1[2:0] Data Selection MUX 1 Signal Selection bits

ValueDescription
111 SCCP4 auxiliary out
110 SCCP2 auxiliary out
101 Reserved
100 REFCLKO output
011 INTRC/LPRC clock source
010 CLC3 out
001

FCY

000 CLCINA I/O pin