41.7.25 CSI Packet Interrupt Force Register

Used for test purposes. Triggers CSI_INT_ST_PKT interrupt events individually without the need to activate the conditions that trigger the interrupt sources.

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: The corresponding interrupt source is forced.

Name: CSI INT_FORCE_PKT
Offset: 0x128
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
     FORCE_VC3_ERR_ECC_CORRECTEDFORCE_VC2_ERR_ECC_CORRECTEDFORCE_VC1_ERR_ECC_CORRECTEDFORCE_VC0_ERR_ECC_CORRECTED 
Access R/WR/WR/WR/W 
Reset 0000 
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
     FORCE_ERR_ID_VC3FORCE_ERR_ID_VC2FORCE_ERR_ID_VC1FORCE_ERR_ID_VC0 
Access R/WR/WR/WR/W 
Reset 0000 

Bit 19 – FORCE_VC3_ERR_ECC_CORRECTED Force Start of Transmission Error on Data Lane 3 (synchronization can still be achieved) Interrupt

Bit 18 – FORCE_VC2_ERR_ECC_CORRECTED Force Start of Transmission Error on Data Lane 2 (synchronization can still be achieved) Interrupt

Bit 17 – FORCE_VC1_ERR_ECC_CORRECTED Force Start of Transmission Error on Data Lane 1 (synchronization can still be achieved) Interrupt

Bit 16 – FORCE_VC0_ERR_ECC_CORRECTED Force Start of Transmission Error on Data Lane 0 (synchronization can still be achieved) Interrupt

Bit 3 – FORCE_ERR_ID_VC3 Force Start of Transmission Error on Data Lane 3 (no synchronization achieved) Interrupt

Bit 2 – FORCE_ERR_ID_VC2 Force Start of Transmission Error on Data Lane 2 (no synchronization achieved) Interrupt

Bit 1 – FORCE_ERR_ID_VC1 Force Start of Transmission Error on Data Lane 1 (no synchronization achieved) Interrupt

Bit 0 – FORCE_ERR_ID_VC0 Force Start of Transmission Error on Data Lane 0 (no synchronization achieved) Interrupt