41.7.20 CSI D-PHY Interrupt Status Register

Reading CSI_INT_ST_PHY does not clear the interrupt pin.

The following configuration values are valid for all listed bit names of this register:

0: No event occurred since the last read of the register.

1: An event occurred since the last read of the register.

Name: CSI_INT_ST_PHY
Offset: 0x110
Reset: 0x00000000
Property: Read-only

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
       PHY_ERRESC_1PHY_ERRESC_0 
Access RR 
Reset 00 
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
       PHY_ERRSOTHS_1PHY_ERRSOTHS_0 
Access RR 
Reset 00 

Bit 17 – PHY_ERRESC_1 Start of Transmission Error on Data Lane 1 (synchronization can still be achieved) (cleared on read)

Bit 16 – PHY_ERRESC_0 Start of Transmission Error on Data Lane 0 (synchronization can still be achieved) (cleared on read)

Bit 1 – PHY_ERRSOTHS_1 Start of Transmission Error on Data Lane 1 (no synchronization achieved) (cleared on read)

Bit 0 – PHY_ERRSOTHS_0 Start of Transmission Error on Data Lane 0 (no synchronization achieved) (cleared on read)