14.3.5 Master Duty Cycle Register

Table 14-11. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Gray cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
CWrite to clearSSoftware settable bitxChannel number
Name: MDC
Offset: 0x1010

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
     MDC[19:16] 
Access R/WR/WR/WR/W 
Reset 0000 
Bit 15141312111098 
 MDC[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 MDC[7:4]Reserved[3:0] 
Access R/WR/WR/WR/WRRRR 
Reset 00000000 

Bits 19:16 – MDC[19:16] Master Duty Cycle Register

This register holds the duty cycle value that can be shared by multiple PWM Generators.
Note: Duty cycle values less than 0x0010 should not be used.

Bits 15:8 – MDC[15:8] Master Duty Cycle Register

This register holds the duty cycle value that can be shared by multiple PWM Generators.
Note: Duty cycle values less than 0x0010 should not be used.

Bits 7:4 – MDC[7:4] Master Duty Cycle Register

This register holds the duty cycle value that can be shared by multiple PWM Generators.
Note: Duty cycle values less than 0x0010 should not be used.

Bits 3:0 – Reserved[3:0]