14.3.6 Master Period Register

Table 14-12. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Gray cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
CWrite to clearSSoftware settable bitxChannel number
Name: MPER
Offset: 0x1014

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
     MPER[19:16] 
Access R/WR/WR/WR/W 
Reset 0000 
Bit 15141312111098 
 MPER[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 MPER[7:4]Reserved[3:0] 
Access R/WR/WR/WR/WRRRR 
Reset 00000000 

Bits 19:16 – MPER[19:16] Master Period Register

This register holds the period value that can be shared by multiple PWM Generators.
Note: Period values less than 0x0100 should not be used.

Bits 15:8 – MPER[15:8] Master Period Register

This register holds the period value that can be shared by multiple PWM Generators.
Note: Period values less than 0x0100 should not be used.

Bits 7:4 – MPER[7:4] Master Period Register

This register holds the period value that can be shared by multiple PWM Generators.
Note: Period values less than 0x0100 should not be used.

Bits 3:0 – Reserved[3:0]