20.3.5 Position Counter Hold Register Table 20-7. Register Bit Attribute LegendSymbolDescriptionSymbolDescriptionSymbolDescriptionRReadable bitHCCleared by Hardware(Gray cell)UnimplementedWWritable bitHSSet by HardwareXBit is unknown at ResetCWrite to clearSSoftware settable bitxChannel number Name: POS1HLDOffset: 0x1A10Bit 3130292827262524 POSHLD[31:24] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 2322212019181716 POSHLD[23:16] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 15141312111098 POSHLD[15:8] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 76543210 POSHLD[7:0] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bits 31:0 – POSHLD[31:0] Position Counter hold register bits
Bit 3130292827262524 POSHLD[31:24] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 2322212019181716 POSHLD[23:16] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 15141312111098 POSHLD[15:8] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 76543210 POSHLD[7:0] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000