20.3.9 Interval Timer Hold Register Table 20-11. Register Bit Attribute LegendSymbolDescriptionSymbolDescriptionSymbolDescriptionRReadable bitHCCleared by Hardware(Gray cell)UnimplementedWWritable bitHSSet by HardwareXBit is unknown at ResetCWrite to clearSSoftware settable bitxChannel number Name: INT1HLDOffset: 0x1A20Bit 3130292827262524 INTHLD[31:24] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 2322212019181716 INTHLD[23:16] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 15141312111098 INTHLD[15:8] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 76543210 INTHLD[7:0] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bits 31:0 – INTHLD[31:0] Interval Timer Hold Register (INTxHLD) bits
Bit 3130292827262524 INTHLD[31:24] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 2322212019181716 INTHLD[23:16] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 15141312111098 INTHLD[15:8] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000 Bit 76543210 INTHLD[7:0] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset 00000000