20.3.7 Position Counter Hold Register Table 20-9. Register Bit Attribute LegendSymbolDescriptionSymbolDescriptionSymbolDescriptionRReadable bitHCCleared by Hardware(Gray cell)UnimplementedWWritable bitHSSet by HardwareXBit is unknown at ResetCWrite to clearSSoftware settable bitxChannel number Name: VEL1HLDOffset: 0x1A18Bit 3130292827262524 VELHLD[31:24] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset Bit 2322212019181716 VELHLD[23:16] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset Bit 15141312111098 VELHLD[15:8] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset Bit 76543210 VELHLD[7:0] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset Bits 31:0 – VELHLD[31:0] Velocity Counter Hold Register bits
Bit 3130292827262524 VELHLD[31:24] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset Bit 2322212019181716 VELHLD[23:16] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset Bit 15141312111098 VELHLD[15:8] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset Bit 76543210 VELHLD[7:0] Access R/WR/WR/WR/WR/WR/WR/WR/W Reset