38.7.25 CORE Controller Interrupt Enable Set
| Symbol | Description | Symbol | Description | Symbol | Description |
|---|---|---|---|---|---|
| R | Readable bit | HC | Cleared by Hardware | (Grey cell) | Unimplemented |
| W | Writable bit | HS | Set by Hardware | X | Bit is unknown at Reset |
| K | Write to clear | S | Software settable bit | — | — |
| Name: | CTLINTENSET |
| Offset: | 0x0FC |
| Reset: | 0x00000000 |
| Property: | RW |
| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |
| Access | |||||||||
| Reset |
| Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |
| Access | |||||||||
| Reset |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| PFFHFUL | PFFRDY | PFFOVF | PFFUNF | ||||||
| Access | R/W | R/W | R/W | R/W | |||||
| Reset | 0 | 0 | 0 | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| VREFRDY | VREFUPD | CRRDY3 | CRRDY2 | CRRDY1 | CRRDY0 | ||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | |||
| Reset | 0 | 0 | 0 | 0 | 0 | 0 |
Bit 11 – PFFHFUL APB FIFO Half Full
Writing a 1 to this bit will enable the ADC FIFO Half Full interrupt request.
Reading this bit returns whether the PFFHFUL interrupt is enabled (1 = enabled).
Bit 10 – PFFRDY APB FIFO Ready
Writing a 1 to this bit will enable the ADC FIFO Data Ready interrupt request.
Reading this bit returns whether the PFFRDY interrupt is enabled (1 = enabled).
Bit 9 – PFFOVF APB FIFO Overflow
Writing a 1 to this bit will enable the ADC FIFO Overflow Error interrupt request,
Reading this bit returns whether the PFFOVF interrupt is enabled (1 = enabled).
Bit 8 – PFFUNF APB FIFO Underflow
Writing a 1 to this bit will enable the ADC FIFO Read Underflow Error interrupt request.
Reading this bit returns whether the PFFUNF interrupt is enabled (1 = enabled).
Bit 7 – VREFRDY VREF Ready
Writing a 1 to this bit will Enable the ADC Voltage Reference Ready as an interrupt request.
Reading this bit returns whether the VREFRDY interrupt is enabled (1 = enabled).
Bit 6 – VREFUPD VREF update
Writing a 1 to this bit will Enable the ADC Voltage Reference Ready Updated as an interrupt request.
Reading this bit returns whether the VREFUPD interrupt is enabled (1 = enabled).
Bit 3 – CRRDY3 Core 3 Ready
Bit 2 – CRRDY2 Core 2 Ready
Bit 1 – CRRDY1 Core 1 Ready
Bit 0 – CRRDY0 Core 0 Ready
Writing a 1 to this bit will enable the Core 0 Ready as an interrupt request.
Reading this bit returns whether the CRRDY0 interrupt is enabled (1 = enabled).
