38.6.30 ADC Channel Error Correction Register

This register can only be written if the WPEN bit is cleared in the ADC Write Protection Mode Register.

Name: ADC_CECR
Offset: 0x10C
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
 ECORR31ECORR30       
Access R/WR/W 
Reset 00 
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
 ECORR15ECORR14ECORR13ECORR12ECORR11ECORR10ECORR9ECORR8 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 ECORR7ECORR6ECORR5ECORR4ECORR3ECORR2ECORR1ECORR0 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 30, 31 – ECORR30, ECORR31 Error Correction Enable for Channel x

ValueDescription
0

Automatic error correction is disabled for channel x.

1

Automatic error correction is enabled for channel x.

Bits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 – ECORRx Error Correction Enable for Channel x

ValueDescription
0

Automatic error correction is disabled for channel x.

1

Automatic error correction is enabled for channel x.