10.4.44 Interrupt Priority Register 17

Table 10-45. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Gray cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
CWrite to clearSSoftware settable bitxChannel number
Name: IPC17
Offset: 0x11C

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
  PTG3IP[2:0] PTG2IP[2:0] 
Access R/WR/WR/WR/WR/WR/W 
Reset 100100 
Bit 76543210 
  PTG1IP[2:0] PTG0IP[2:0] 
Access R/WR/WR/WR/WR/WR/W 
Reset 100100 

Bits 14:12 – PTG3IP[2:0] Peripheral Trigger Generator 3 Interrupt Priority bits

ValueDescription
7Interrupt Priority Level 7 (highest)
6Interrupt Priority Level 6
5Interrupt Priority Level 5
4Interrupt Priority Level 4 (default)
3Interrupt Priority Level 3
2Interrupt Priority Level 2
1Interrupt Priority Level 1
0Interrupt Priority Level 0 (lowest)

Bits 10:8 – PTG2IP[2:0] Peripheral Trigger Generator 2 Interrupt Priority bits

ValueDescription
7Interrupt Priority Level 7 (highest)
6Interrupt Priority Level 6
5Interrupt Priority Level 5
4Interrupt Priority Level 4 (default)
3Interrupt Priority Level 3
2Interrupt Priority Level 2
1Interrupt Priority Level 1
0Interrupt Priority Level 0 (lowest)

Bits 6:4 – PTG1IP[2:0] Peripheral Trigger Generator 1 Interrupt Priority bits

ValueDescription
7Interrupt Priority Level 7 (highest)
6Interrupt Priority Level 6
5Interrupt Priority Level 5
4Interrupt Priority Level 4 (default)
3Interrupt Priority Level 3
2Interrupt Priority Level 2
1Interrupt Priority Level 1
0Interrupt Priority Level 0 (lowest)

Bits 2:0 – PTG0IP[2:0] Peripheral Trigger Generator 0 Interrupt Priority bits

ValueDescription
7Interrupt Priority Level 7 (highest)
6Interrupt Priority Level 6
5Interrupt Priority Level 5
4Interrupt Priority Level 4 (default)
3Interrupt Priority Level 3
2Interrupt Priority Level 2
1Interrupt Priority Level 1
0Interrupt Priority Level 0 (lowest)