37.4.7 I3CxBSTAT

Note:
  1. Will not self-clear after the event. The user must clear this bit to re-arm.
  2. Refer to the Error Detection and Recovery in SDR Mode section for TE0-TE6 Error definitions.
  3. In case of a race condition, user writes always take precedence over hardware events.
Name: I3CxBSTAT
Address: 0x089, 0x0BC

Bus Status

Bit 76543210 
 TE6ERRTE5ERRTE4ERRTE3ERRTE2ERRTE1ERRTE0ERR 
Access R/W/HSR/W/HSR/W/HSR/W/HSR/W/HSR/W/HSR/W/HS 
Reset 0000000 

Bit 6 – TE6ERR  TE6 Error Detection(1)

ValueDescription
1 TE6 Error detected
0 TE6 Error not detected

Bit 5 – TE5ERR  TE5 Error Detection(1)

ValueDescription
1 TE5 Error detected
0 TE5 Error not detected

Bit 4 – TE4ERR  TE4 Error Detection(1)

ValueDescription
1 TE4 Error detected
0 TE4 Error not detected

Bit 3 – TE3ERR  TE3 Error Detection(1)

ValueDescription
1 TE3 Error detected
0 TE3 Error not detected

Bit 2 – TE2ERR  TE2 Error Detection(1)

ValueDescription
1 TE2 Error detected
0 TE2 Error not detected

Bit 1 – TE1ERR  TE1 Error Detection(1)

ValueDescription
1 TE1 Error detected
0 TE1 Error not detected

Bit 0 – TE0ERR  TE0 Error Detection(1)

ValueDescription
1 TE0 Error detected
0 TE0 Error not detected
Will not self-clear after the event. The user must clear this bit to re-arm. Refer to the Error Detection and Recovery in SDR Mode section for TE0-TE6 Error definitions. In case of a race condition, user writes always take precedence over hardware events.