37.4.24 I3CxEC

Note:
  1. This is a hard-coded read-only bit. This Target module does not support secondary Controller features, so the CREN bit will always read ‘0’.
  2. The value of this read-only register is determined by the Controller after issuing an ENEC or DISEC CCC.
  3. This register follows the definition of ENEC/DISEC Command Byte format as per the MIPI I3C Basic 1.0 Specification.
Name: I3CxEC
Address: 0x09C, 0x0CF

Event Commands

Bit 76543210 
 EC[7:4]HJENEC2CRENIBIEN 
Access R/HS/HCR/HS/HCR/HS/HCR/HS/HCR/HS/HCR/HS/HCR/HS/HCR/HS/HC 
Reset 00001001 

Bits 7:4 – EC[7:4]  MIPI Reserved

Bit 3 – HJEN  Hot-Join Requests Status

ValueDescription
1 Hot-Join is enabled (ENHJ)
0 Hot-Join is disabled (DISHJ)

Bit 2 – EC2  MIPI Reserved

Bit 1 – CREN  Controller Role Request Status(1)

ValueDescription
1 Controller Role Requests are enabled (ENCR)
0 Controller Role Requests are disabled (DISCR) (Always selected)

Bit 0 – IBIEN  In-Band Interrupt Requests Status

ValueDescription
1 In-Band Interrupt Requests are enabled (ENINT)
0 In-Band Interrupt Requests are disabled (ENINT)
This is a hard-coded read-only bit. This Target module does not support secondary Controller features, so the CREN bit will always read ‘0’. The value of this read-only register is determined by the Controller after issuing an ENEC or DISEC CCC. This register follows the definition of ENEC/DISEC Command Byte format as per the MIPI I3C Basic 1.0 Specification.