11.2.24 TSU Timer Increment Register

Name: MAC_TI
Address: 0x077
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
  
Access RORORORORORORORO 
Reset 00000000 
Bit 2322212019181716 
  
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
  
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 CNS[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 7:0 – CNS[7:0] Count Nanoseconds

A count of nanoseconds by which the TSU Timer Nanoseconds Register will be incremented each clock cycle. The register TSU imer Increment Sub-nanoseconds (MAC_TISUBN) contains the subnanosecond portion of the increment.