32.8.108 GMAC Transmit Buffer Queue Base Address Register Priority Queue x

These registers hold the start address of the transmit buffer queues (transmit buffers descriptor lists) for the additional queues and must be initialized to the address of valid descriptors, even if the priority queues are not used.

Table 32-123. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: TBPQB
Offset: 0x1440 + (n-1)*0x04 [n=1..5]
Reset: 0x00000000
Property: Read/Write

Bit 3130292827262524 
 TXBQBA[29:22] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 2322212019181716 
 TXBQBA[21:14] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 TXBQBA[13:6] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 TXBQBA[5:0]   
Access R/WR/WR/WR/WR/WR/W 
Reset 000000 

Bits 31:2 – TXBQBA[29:0] Transmit Buffer Queue Base Address

Contains the address of the start of the transmit queue.