32.8.60 GMAC Deferred Transmission Frames Register

Table 32-75. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: DTF
Offset: 0x1148
Reset: 0x00000000
Property: Read-only

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
       DEFT[17:16] 
Access RR 
Reset 00 
Bit 15141312111098 
 DEFT[15:8] 
Access RRRRRRRR 
Reset 00000000 
Bit 76543210 
 DEFT[7:0] 
Access RRRRRRRR 
Reset 00000000 

Bits 17:0 – DEFT[17:0] Deferred Transmission

This register counts the number of frames experiencing deferral due to carrier sense being active on their first attempt at transmission. Frames involved in any collision are not counted nor are frames that experienced a transmit underrun.