23.3.6 SENTx Data Register

Note:
  1. Register bits are read-only in Receive mode (RCVEN = 1).
  2. In Transmit mode, the CRC[3:0] bits are read-only when automatic CRC calculation is enabled (RCVEN = 0, CRCEN = 1).

Legend: R = Readable bit, W = Writable bit

Name: SENTxDATA
Offset: 0x19D4, 0x19F4

Bit 3130292827262524 
 STAT[3:0]DATA1[3:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 2322212019181716 
 DATA2[3:0]DATA3[3:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 15141312111098 
 DATA4[3:0]DATA5[3:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 DATA6[3:0]CRC[3:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 31:28 – STAT[3:0]  Status Nibble Data bits(1)

Bits 27:24 – DATA1[3:0]  Data Nibble #1 Data bits(1)

Bits 23:20 – DATA2[3:0]  Data Nibble #2 Data bits(1)

Bits 19:16 – DATA3[3:0]  Data Nibble #3 Data bits(1)

Bits 15:12 – DATA4[3:0]  Data Nibble #4 Data bits(1)

Bits 11:8 – DATA5[3:0]  Data Nibble #5 Data bits(1)

Bits 7:4 – DATA6[3:0]  Data Nibble #6 Data bits(1)

Bits 3:0 – CRC[3:0]  CRC Nibble Data bits(1,2)