5.3.16 PWB ECC RAM Value Register

Table 5-17. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Gray cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
CWrite to clearSSoftware settable bitxChannel number
Name: PWBXECCVAL, PWBYECCVAL
Offset: 0x35B8, 0x35F8

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
  ECC[6:0] 
Access R/HS/HCR/HS/HCR/HS/HCR/HS/HCR/HS/HCR/HS/HCR/HS/HC 
Reset 0000000 

Bits 6:0 – ECC[6:0] Error Correcting Code bits

These bits register the Error Correcting Code associated with the RAM read data when Single or Double-bit ECC errors occur.