7.7.16 PIR5

Peripheral Interrupt Request (Flag) Register 5

Note: Interrupt flag bits are set when an Interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Enable bit. User software must ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. This feature allows for software polling.
Name: PIR5
Offset: 0x711

Bit 76543210 
 CLC4IFCLC3IFCL24IFCLC1IF TMR5GIFTMR3GIFTMR1GIF 
Access R/W/HSR/W/HSR/W/HSR/W/HSR/W/HSR/W/HSR/W/HS 
Reset 0000000 

Bit 7 – CLC4IF CLC4 Interrupt Flag bit

ValueDescription
1 A CLC4OUT Interrupt condition has occurred (must be cleared in software)
0 No CLC4 interrupt event has occurred

Bit 6 – CLC3IF CLC3 Interrupt Flag bit

ValueDescription
1 A CLC3OUT Interrupt condition has occurred (must be cleared in software)
0 No CLC3 interrupt event has occurred

Bit 5 – CL24IF CLC2 Interrupt Flag bit

ValueDescription
1 A CLC2OUT Interrupt condition has occurred (must be cleared in software)
0 No CLC2 interrupt event has occurred

Bit 4 – CLC1IF CLC1 Interrupt Flag bit

ValueDescription
1 A CLC1OUT Interrupt condition has occurred (must be cleared in software)
0 No CLC1 interrupt event has occurred

Bit 2 – TMR5GIF TMR5 Gate Interrupt Flag bit

ValueDescription
1 The Timer5 Gate has gone Inactive (the acquisition is complete)
0 The Timer5 Gate has not gone Inactive

Bit 1 – TMR3GIF TMR3 Gate Interrupt Flag bit

ValueDescription
1 The Timer3 Gate has gone Inactive (the acquisition is complete)
0 The Timer3 Gate has not gone Inactive

Bit 0 – TMR1GIF TMR1 Gate Interrupt Flag bit

ValueDescription
1 The Timer1 Gate has gone Inactive (the acquisition is complete)
0 The Timer1 Gate has not gone Inactive
Interrupt flag bits are set when an Interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Enable bit. User software must ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. This feature allows for software polling.