Note: Bit PEIE of the
INTCON register must be set to enable any peripheral interrupt
controlled by registers PIE1-PIE8.
Name:
PIE5
Offset:
0x71B
Bit
7
6
5
4
3
2
1
0
CLC4IE
CLC3IE
CLC2IE
CLC1IE
TMR5GIE
TMR3GIE
TMR1GIE
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
Bit 7 – CLC4IE CLC4 Interrupt Enable bit
Value
Description
1
Enabled
0
Disabled
Bit 6 – CLC3IE CLC3 Interrupt Enable bit
Value
Description
1
Enabled
0
Disabled
Bit 5 – CLC2IE CLC2 Interrupt Enable bit
Value
Description
1
Enabled
0
Disabled
Bit 4 – CLC1IE CLC1 Interrupt Enable bit
Value
Description
1
Enabled
0
Disabled
Bit 2 – TMR5GIE TMR5 Gate Interrupt Enable
bit
Value
Description
1
Enabled
0
Disabled
Bit 1 – TMR3GIE TMR3 Gate Interrupt Enable
bit
Value
Description
1
Enabled
0
Disabled
Bit 0 – TMR1GIE TMR1 Gate Interrupt Enable
bit
Value
Description
1
Enabled
0
Disabled
Bit PEIE of the
INTCON register must be set to enable any peripheral interrupt
controlled by registers PIE1-PIE8.
The online versions of the documents are provided as a courtesy. Verify all content and data in the device’s PDF documentation found on the device product page.