25.6.7 Peripheral Module Disable 7 Control Register
Note:
- When a peripheral is disabled (PMD
=
1), its clocks are gated off and its Reset is asserted, providing a reduced power consumption. - Since the Reset to the peripheral
is asserted when PMD =
1, the module’s registers must be reinitialized to their desired values whenever the corresponding PMD bit is cleared.
| Name: | PMD7(1,2) |
| Offset: | 0xFB0 |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| CMP1MD | |||||||||
| Access | R/W | ||||||||
| Reset | 0 |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| PTGMD | |||||||||
| Access | R/W | ||||||||
| Reset | 0 |
Bit 8 – CMP1MD Comparator 1 Disable bit
| Value | Description |
|---|---|
| 1 | Comparator 1 module is disabled. |
| 0 | Comparator 1 module is enabled. |
Bit 3 – PTGMD PTG Module Disable bit
| Value | Description |
|---|---|
| 1 | PTG module is disabled. |
| 0 | PTG module is enabled. |
