4.3.9 BMX Error Status Register for CAN 1 Initiator

Note:
  1. See Table 4-3 for target bus error indices.

Legend: x = 0, 1, 2, 3, 4.

Name: BMXCAN1ERR
Offset: 0x790

Bit 3130292827262524 
   DBGWERRCRYPTWERRYRAMWERRXRAMWERRSFRWERRPGSPCWERR 
Access R/HS/CR/HS/CR/HS/CR/HS/CR/HS/CR/HS/C 
Reset 000000 
Bit 2322212019181716 
      IRAMWERRADDWERRBADTGTWERR 
Access R/HS/CR/HS/CR/HS/C 
Reset 000 
Bit 15141312111098 
   DBGRERRCRYPTRERRYRAMRERRXRAMRERRSFRRERRPGSPCRERR 
Access R/HS/CR/HS/CR/HS/CR/HS/CR/HS/CR/HS/C 
Reset 000000 
Bit 76543210 
      IRAMRDERRADDRERRBADTGTRERR 
Access R/HS/CR/HS/CR/HS/C 
Reset 000 

Bit 29 – DBGWERR Debug RAM Write Error bit

ValueDescription
1 Bus error generated by debug RAM write operation
0 No error on debug RAM write operation

Bit 28 – CRYPTWERR Crypto Write Error bit

ValueDescription
1 Bus error generated by Crypto space write operation
0 No error on Crypto space write operation

Bit 27 – YRAMWERR Target Y Bus Write Error Flag bit

ValueDescription
1 Bus error generated by Y RAM write operation
0 No error on Y RAM write operation

Bit 26 – XRAMWERR Target X Bus Write Error Flag bit

ValueDescription
1 Bus error generated by X RAM write operation
0 No error on X RAM write operation

Bit 25 – SFRWERR SFR Write Error bit

ValueDescription
1 Bus error generated by SFR write operation
0 No error on SFR write operation

Bit 24 – PGSPCWERR Program Space Write Error bit

ValueDescription
1 Bus error generated by Program Space write operation
0 No error on Program Space write operation

Bit 18 – IRAMWERR IRAM Write Error Flag bit

ValueDescription
1 Error generated by invalid instruction write outside of IRAM space
0 No IRAM write address errors

Bit 17 – ADDWERR Invalid Address Write Error Flag bit

ValueDescription
1 Error generated by read or write to invalid address space
0 No unimplemented address write error

Bit 16 – BADTGTWERR Invalid Target Write Error Flag bit

ValueDescription
1 Error generated by write to disallowed target space
0 No invalid target write error

Bit 13 – DBGRERR Debug RAM Read Error bit

ValueDescription
1 Bus error generated by debug RAM read operation
0 No error on debug RAM read operation

Bit 12 – CRYPTRERR Crypto Read Error bit

ValueDescription
1 Bus error generated by Crypto Accelerator read operation
0 No error on Crypto Accelerator read operation

Bit 11 – YRAMRERR  Target y Bus Read Error Flag bit(1)

ValueDescription
1 Bus error generated by YRAM read operation
0 No error on YRAM read operation

Bit 10 – XRAMRERR  Target x Bus Read Error Flag bit(1)

ValueDescription
1 Bus error generated by XRAM read operation
0 No error on XRAM read operation

Bit 9 – SFRRERR SFR Read Error bit

ValueDescription
1 Bus error generated by SFR read operation
0 No error on SFR read operation

Bit 8 – PGSPCRERR Program Space Read Error Flag bit

ValueDescription
1 Bus error generated by program space read operation
0 No error on program space read operation

Bit 2 – IRAMRDERR IRAM Read Error Flag bit

ValueDescription
1 Error generated by invalid instruction read outside of IRAM space
0 No IRAM read address errors

Bit 1 – ADDRERR Invalid Address Error Flag bit

ValueDescription
1 Error generated by read or write to invalid address space
0 No unimplemented address write error

Bit 0 – BADTGTRERR Invalid Target Read Error Flag bit

ValueDescription
1 Error generated by read to disallowed target space
0 No invalid target error