28.1.2 Deadman Timer Preclear Register
Note:
- Bits 15:8 are cleared when the DMT Counter is reset by writing a correct sequence of STEP1 and STEP2. STEP1 is also cleared if DMTCLR[STEP2] is loaded with the correct value in the correct sequence.
| Name: | DMTPRECLR |
| Offset: | 0x060 |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
| STEP1[7:0] | |||||||||
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
| Access | |||||||||
| Reset |
Bits 15:8 – STEP1[7:0] DMT Preclear Enable bits
| Value | Description |
|---|---|
| 01000000 | Enables the Deadman Timer preclear (Step 1) |
| All Other Write Patterns | Sets the BAD1 flag(1) |
