13.4.17 ADC Digital Comparator x Channel Enable Register Low (x = 0, 1, 2, 3)(1)

Note:
  1. Bit availability is dependent on the number of supported ADC channels. Refer to dsPIC33CK512MP608 Product Families for ADC channel availability on package variants.
Name: ADCMPxENL
Offset: 0xB38, 0xB40, 0xB48, 0xB50

Bit 15141312111098 
 CMPEN[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 CMPEN[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bits 15:0 – CMPEN[15:0] Comparator Enable for Corresponding Input Channel bits

ValueDescription
1 Conversion result for corresponding channel is used by the comparator
0 Conversion result for corresponding channel is not used by the comparator