5.4.24 Transmit Matched Packet Delay Register
Name: | TXMDLY |
Address: | 0x0049 |
Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
TXMDLYEN | TXMPKTDLY[10:8] | ||||||||
Access | R/W | RO | RO | RO | RO | RO | RO | RO | |
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
TXMPKTDLY[7:0] | |||||||||
Access | RO | RO | RO | RO | RO | RO | RO | RO | |
Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
Bit 15 – TXMDLYEN Transmit Matched Packet Delay Measurement Enable
Value | Description |
---|---|
0 | Transmit packet delay measurement is disabled |
1 | Transmit packet delay measurement is enabled |
Bits 10:0 – TXMPKTDLY[10:0] Transmit Matched Packet Delay
Value | Description |
---|---|
0x000 | 0 ns |
0x001 | 40 ns |
... | ... |
0x7FF | 81.880 μs |