15.4.32 PWM Generator x Trigger A Register

Note:
  1. This register cannot be modified while PGxSTAT.UPDATE = 1.
  2. If HREN = 0, the four least significant bits are read as ‘0000’.
  3. The four least significant bits are R/W accessible when HREN = 1. This enables fine-edge placement in Independent Edge mode.
Name: PGxTRIGA
Offset: 0x10A4, 0x1118, 0x118C, 0x1200

Bit 3130292827262524 
 CAHALF        
Access R/W 
Reset 0 
Bit 2322212019181716 
     TRIGA[19:16] 
Access R/WR/WR/WR/W 
Reset 0000 
Bit 15141312111098 
 TRIGA[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 
Bit 76543210 
 TRIGA[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 00000000 

Bit 31 – CAHALF Specifies Where the Trigger Compare Time Occurs bit

ValueDescription
1 The second phase of the center-aligned period.
0 The first phase of the center-aligned period.

Bits 19:0 – TRIGA[19:0] PWM Generator x Trigger A bits