15.4.37 PWM Generator x Trigger F Register(1,2,3)

Note:
  1. This register cannot be modified while PGxSTAT.UPDATE = 1.
  2. The content of this register can be automatically updated as part of the LLC mode of operation. The value of TRIGF determines the maximum on-time of the PWMxL output in Complementary Output mode.
  3. The content of this register is reset at the end of every cycle.
  4. If HREN = 0, the four least significant bits are read as ‘0000’.
  5. The four least significant bits are R/W when HREN = 1; this is for fine edge placement in independent edge mode.
Name: PGxTRIGF
Offset: 0x10B8, 0x112C, 0x11A0, 0x1214

Bit 3130292827262524 
 CAHALF        
Access R/W 
Reset 0 
Bit 2322212019181716 
     TRIGF[19:16] 
Access R/WR/WR/WR/W 
Reset 1111 
Bit 15141312111098 
 TRIGF[15:8] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 11111111 
Bit 76543210 
 TRIGF[7:0] 
Access R/WR/WR/WR/WR/WR/WR/WR/W 
Reset 11110000 

Bit 31 – CAHALF Specifies Where the Trigger Compare Time Occurs bit

ValueDescription
1 The second phase of the center-aligned period.
0 The first phase of the center-aligned period.

Bits 19:0 – TRIGF[19:0] PWM Generator x Trigger F bits