31.6.3 Interrupt Enable Clear REGISTER

Table 31-34. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: INTENCLR
Offset: 0x8
Reset: 0x00000000
Property: R/K

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
        FLTCAP 
Access R/K 
Reset 0 
Bit 15141312111098 
       CRCERRCRCDONE 
Access R/KR/K 
Reset 00 
Bit 76543210 
        SERR 
Access R/K 
Reset 0 

Bit 16 – FLTCAP Read value:

Writing a '0' to this bit has no effect.

Writing a 1 to this bit will disable the ECC Fault Capture as an interrupt request.

Reading this bit returns whether this interrupt is enabled.

ValueNameDescription
1Interrupt Enabled
0Interrupt Disabled

Bit 9 – CRCERR Read value:

Writing a '0' to this bit has no effect.

Writing a 1 to this bit will disable the CRC Error as an interrupt request.

Reading this bit returns whether this interrupt is enabled.

ValueNameDescription
1Interrupt Enabled
0Interrupt Disabled

Bit 8 – CRCDONE Read value:

Writing a '0' to this bit has no effect.

Writing a 1 to this bit will disable the CRC Calculation Done as an interrupt request.

Reading this bit returns whether this interrupt is enabled.

ValueNameDescription
1Interrupt Enabled
0Interrupt Disabled

Bit 0 – SERR Read value:

Writing a '0' to this bit has no effect.

Writing a 1 to this bit will disable the Flash SEC as an interrupt request.

Reading this bit returns whether this interrupt is enabled.

ValueNameDescription
1Interrupt Enabled
0Interrupt Disabled