45.8.8

Table 45-9. Register Bit Attribute Legend
SymbolDescriptionSymbolDescriptionSymbolDescription
RReadable bitHCCleared by Hardware(Grey cell)Unimplemented
WWritable bitHSSet by HardwareXBit is unknown at Reset
KWrite to clearSSoftware settable bit
Name: CryptoMaster_DMA_Registers__PUSH_ADDR_LSB
Offset: 0x10010
Reset: 0x00000000
Property: RW

Bit 3130292827262524 
 PUSH_ADDR_LSB[31:24] 
Access RWRWRWRWRWRWRWRW 
Reset 00000000 
Bit 2322212019181716 
 PUSH_ADDR_LSB[23:16] 
Access RWRWRWRWRWRWRWRW 
Reset 00000000 
Bit 15141312111098 
 PUSH_ADDR_LSB[15:8] 
Access RWRWRWRWRWRWRWRW 
Reset 00000000 
Bit 76543210 
 PUSH_ADDR_LSB[7:0] 
Access RWRWRWRWRWRWRWRW 
Reset 00000000 

Bits 31:0 – PUSH_ADDR_LSB[31:0] Push Address LSB

Direct mode: This register is written by the software (address of the first data).

Scatter-gather mode: This register is written by software (address of the first descriptor). Afterwards, it is updated by the hardware after each processed descriptor.

32-bit address: The ADDR_LSB register and ADDR_MSB register both give access to the same 32-bit register.

64-bit address: One register gives access to the 32 most significant bits and one register gives access to the 32 least significant bits.