14.9.23 XDMAC Channel x Interrupt Disable Register [x = 0..31]

Name: XDMAC_CID
Offset: 0x64 + n*0x40 [n=0..31]
Reset: 
Property: Write-only

Bit 3130292827262524 
          
Access  
Reset  
Bit 2322212019181716 
          
Access  
Reset  
Bit 15141312111098 
          
Access  
Reset  
Bit 76543210 
 TCIDROIDWBEIDRBEIDFIDDIDLIDBID 
Access WWWWWWWW 
Reset  

Bit 7 – TCID Transfer Count Overflow Error Interrupt Disable

ValueDescription
0

No effect.

1

Disables transfer count overflow error interrupt.

Bit 6 – ROID Request Overflow Error Interrupt Disable

ValueDescription
0

No effect.

1

Disables request overflow error interrupt.

Bit 5 – WBEID Write Bus Error Interrupt Disable

ValueDescription
0

No effect.

1

Disables bus error interrupt.

Bit 4 – RBEID Read Bus Error Interrupt Disable

ValueDescription
0

No effect.

1

Disables bus error interrupt.

Bit 3 – FID End of Flush Interrupt Disable

ValueDescription
0

No effect.

1

Disables end of flush interrupt.

Bit 2 – DID End of Disable Interrupt Disable

ValueDescription
0

No effect.

1

Disables end of disable interrupt.

Bit 1 – LID End of Linked List Interrupt Disable

ValueDescription
0

No effect.

1

Disables end of linked list interrupt.

Bit 0 – BID End of Block Interrupt Disable

ValueDescription
0

No effect.

1

Disables end of block interrupt.