8.4.1.9 CHANNEL_x_BUFFER_B_DST_ADDR Register Bit Definition

Table 8-14. CHANNEL_x_BUFFER_B_DST_ADDR
Bit NumberNameReset ValueDescription
[31:0]BUF_B_DST0Start address from which data is to be written during the next DMA transfer cycle. If PERIPHERAL_DMA = 1 and DIR = 1, this value is not incremented from one DMA transfer cycle to the next. Otherwise, it is always incremented by an amount corresponding to the TRANSFER_SIZE for this channel.